**ST(**意法) L6574D PDF



# 深圳创唯电子有限公司

# http://www.st-ic.com



## L6574

### CFL/TL BALLAST DRIVER PREHEAT AND DIMMING

- HIGH VOLTAGE RAIL UP TO 600V
- dV/dt IMMUNITY ± 50 V/ns IN FULL TEMPERATURE RANGE
- DRIVER CURRENT CAPABILITY: 250mA SOURCE 450mA SINK
- SWITCHING TIMES 80/40ns RISE/FALL
- WITH 1nF LOAD
- CMOS SHUT DOWN INPUT
- UNDER VOLTAGE LOCK OUT
- PREHEAT AND FREQUENCY SHIFTING TIMING
- SENSE OP AMP FOR CLOSED LOOP CONTROL OR PROTECTION FEATURES
- HIGH ACCURACY CURRENT CONTROLLED OSCILLATOR
- INTEGRATED BOOTSTRAP DIODE
- CLAMPING ON VS.
- SO16, DIP 16 PACKAGES

#### DESCRIPTION

In order to ensure voltage ratings in excess of 600V, the L6574 is manufactured with BCD OFF LINE technology, which makes it well suited for lamp ballast applications.

#### **BLOCK DIAGRAM**



The device is intended to drive two power MOS-FETS, in the classical half bridge topology, ensuring all the features needed to drive and properly control a fluorescent bulb.

A dedicated timing section in the L6574 allows the user set the necessary parameters for proper preheat and ignition of the lamp.

Also, an OP AMP is available to implement closed loop control of the lamp current during normal lamp burning.

An integrated bootstrap section, eliminating the normally required bootstrap diode and the zener clamping on Vs, makes the L6574 well suited for low cost applications where few additional components are needed to build a high performance ballast.



#### L6574

#### **PIN CONNECTION** (top view)



#### THERMAL DATA

| Symbol                | Symbol Parameter                            |    | SO16N | Unit |
|-----------------------|---------------------------------------------|----|-------|------|
| R <sub>th j-amb</sub> | Thermal Resistance Junction to ambient Max. | 80 | 120   | °C/W |

#### **PIN DESCRIPTION**

| N° | Pin   | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1  | CPRE  | Preheat Timing Capacitor. The capacitor $C_{PRE}$ sets the preheating and the frequency shift time, according to the relations: $t_{PRE} = K_{PRE} \cdot C_{PRE}$ and $t_{SH} = K_{FS} \cdot C_{PRE}$ (typ. $K_{PRE} = 1.5s/\mu$ F, $K_{FS} = 0.15s/\mu$ F). This feature is obtained by charging CPRE with two different currents. During tPRE this current is independent of the external components, so CPRE is charged up to 3.5V (preheat timing comparator threshold). During $t_{SH}$ the current depends on $R_{PRE}$ value (i.e. on the difference between $f_{PRE}$ and $f_{IGN}$ ). In this way $t_{SH}$ is always set at $0.1t_{PRE}$ . In steady state the voltage at pin 1 is 5V. |
| 2  | RPRE  | Maximum Oscillation Frequency Setting. The resistance connected between this pin and ground sets the fPRE value, fixing the difference between $f_{PRE}$ and $f_{IGN}$ ( $f_{PRE} > f_{IGN}$ ). At the end of the Start-up procedure, the effect current drown from $R_{PRE}$ is over. The voltage at this pin is fixed at $V_{REF} = 2V$ .                                                                                                                                                                                                                                                                                                                                                     |
| 3  | CF    | Oscillator Frequency Setting. The capacitor C <sub>F</sub> , along with to $R_{PRE}$ and $R_{IGN}$ , sets $f_{PRE}$ and $f_{ING}$ .<br>In normal operation this pin shows a triangular wave.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 4  | RIGN  | Minimum Oscillation Frequency Setting. The resistance connected between this pin and ground sets the $f_{IGN}$ value. The voltage at this pin is fixed at $V_{REF} = 2V$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 5  | OPout | Out of the operational amplifier. To implement a feedback control loop this pin can be connected to the RIGN pin by means an appropriate circuitry.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 6  | OPin- | Inverting Input of the operational amplifier.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 7  | OPin+ | Non Inverting Input of the operational amplifier.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 8  | EN1   | <ul> <li>Enable 1. This pin (active high), forces the device in a latched shutdown state (like in the under voltage conditions). There are two ways to resume normal operation:</li> <li>the first is to reduce the supply voltage below the undervoltage threshold and then increase it again until the valid supply is recognised.</li> <li>the second is activating EN2 input.</li> <li>The enable 1 is especially designed for strong fault (e.g. in case of lamp disconnection).</li> </ul>                                                                                                                                                                                                |

**A7/** 

#### PIN DESCRIPTION (continued)

| N° | Pin   | Function                                                                                                                                                                                                                                                             |
|----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9  | EN2   | Enable 2. EN2 input (active high) restarts the start-up procedure (preheating and ignition sequence). This features is useful if the lamp does not turn-on after the first ignition sequence .                                                                       |
| 10 | GND   | Ground.                                                                                                                                                                                                                                                              |
| 11 | LVG   | Low Side Driver Output. This pin must be connected to the low side power MOSFET gate of the half bridge. A resistor connected between this pin and the power MOS gate can be used to reduce the peak current.                                                        |
| 12 | VS    | Supply Voltage. This pin, connected to the supply filter capacitor, is internally clamped (15.6V typical).                                                                                                                                                           |
| 13 | N.C.  | Non Connected. This pin set a distance between the pins related to the HV and those related to the LV side.                                                                                                                                                          |
| 14 | OUT   | High Side Driver Floating Reference. This pin must be connected close to the source of the high side power MOS or IGBT.                                                                                                                                              |
| 15 | HVG   | High Side Driver Output. This pin must be connected to the high side power MOSFET gate of the half bridge. A resistor connected between this pin and the power MOS gate can be used to reduce the peak current.                                                      |
| 16 | VBOOT | Bootstrapped Supply Voltage. Between this pin and VS must be connected the bootstrap capac-<br>itor. A patented integrated circuitry replaces the external bootstrap diode, by means of a high<br>voltage DMOS, synchronously driven with the low side power MOSFET. |

#### **ABSOLUTE MAXIMUM RATINGS**

| Symbol                              | Parameter                                    | Value           | Unit |
|-------------------------------------|----------------------------------------------|-----------------|------|
| ls                                  | Supply Current (*)                           | 25              | mA   |
| V <sub>LVG</sub>                    | Low Side Output                              | -0.3 to Vs +0.3 | V    |
| V <sub>OUT</sub>                    | High Side Reference                          | -1 to VBOOT -18 | V    |
| V <sub>HVG</sub>                    | High Side Output                             | -1 to VBOOT     | V    |
| V <sub>BOOT</sub>                   | Floating Supply Voltage                      | -1 to 618       | V    |
| dV <sub>BOOT</sub> /dt              | V <sub>BOOT</sub> pin Slew rate (repetitive) | ±50             | V/ns |
| dV <sub>OUT</sub> /dt               | OUT pin Slew Rate (repetitive)               | ±50             | V/ns |
| V <sub>ir</sub>                     | Forced Input Voltage (pins Ring, Rpre)       | -0.3 to 5       | V    |
| Vic                                 | Forced Input Voltage (pins Cpre, Cf)         | -0.3 to 5       | V    |
| V <sub>EN1</sub> , V <sub>EN2</sub> | Enable Input Voltage                         | -0.3 to 5       | V    |
| I <sub>EN1</sub> , I <sub>EN2</sub> | Enable Input Current                         | ±3              | mA   |
| V <sub>opc</sub>                    | Sense Op Amp Common Mode Range               | -0.3 to 5       | V    |
| V <sub>opd</sub>                    | Sense Op Amp Differential Mode Range         | ±5              | V    |
| V <sub>opo</sub>                    | Sense Op Amp Output Voltage (forced)         | 4.6             | V    |
| T <sub>stg</sub> , T <sub>j</sub>   | Storage Temperature                          | -40 to +150     | °C   |
| T <sub>amb</sub>                    | Ambient Temperature                          | -40 to +125     | °C   |

(\*) The device has an internal Clamping Zener between GND and the  $V_{CC}\,pin,$  it must not be supplied by a Low Impedance Voltage Source.

Note: ESD immunity for pins 14, 15 and 16 is guaranteed up to 900V (Human Body Model)

#### **RECOMMENDED OPERATING CONDITIONS**

| Symbol                | Parameter               | Value                       | Unit |
|-----------------------|-------------------------|-----------------------------|------|
| VS                    | Supply Voltage          | 10 to V <sub>CL</sub>       | V    |
| Vout (*)              | High Side Reference     | -1 to $V_{BOOT}$ - $V_{CL}$ | V    |
| V <sub>BOOT</sub> (*) | Floating Supply Voltage | 500                         | V    |

(\*) If the condition Vboot - Vout < 18 is guaranteed, Vout can range from -3 to 580V.

#### **ELECTRICAL CHARACTERISTCS**

(V<sub>S</sub> = 12V; V<sub>BOOT</sub>-V<sub>OUT</sub> = 12V; T<sub>amb</sub> = 25°C)

| Symbol                | Pin       | Parameter                                         | Test Condition                                                                                                                                                           | Min. | Тур. | Max. | Unit |
|-----------------------|-----------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| Supply V              | oltage    |                                                   | 1                                                                                                                                                                        |      |      |      |      |
| V <sub>suvp</sub>     | 12        | V <sub>s</sub> Turn On Threshold                  |                                                                                                                                                                          | 9.5  | 10.2 | 10.9 | V    |
| V <sub>suvn</sub>     |           | Vs Turn Off Threshold                             |                                                                                                                                                                          | 7.3  | 8    | 8.7  | V    |
| V <sub>suvh</sub>     |           | Supply Voltage Under Voltage<br>Hysteresys        |                                                                                                                                                                          |      | 2.2  |      | V    |
| V <sub>cl</sub>       |           | Supply Voltage Clamping                           |                                                                                                                                                                          | 14.6 | 15.6 | 16.6 | V    |
| I <sub>su</sub>       |           | Start Up Current                                  | V <sub>S</sub> < V <sub>suvn</sub>                                                                                                                                       |      |      | 250  | μΑ   |
| ۱ <sub>q</sub>        |           | Quiescent Current, fout = 60kHz, no load.         | V <sub>S</sub> > V <sub>supv</sub>                                                                                                                                       |      | 2    |      | mA   |
| High volt             | age Se    | ction                                             | ·                                                                                                                                                                        |      |      |      |      |
| I <sub>bootleak</sub> | 16        | BOOT pin leakage current                          | V <sub>BOOT</sub> = 580V                                                                                                                                                 |      |      | 5    | μΑ   |
| l <sub>outleak</sub>  | 14        | OUT pin Leakage Current                           | V <sub>OUT</sub> = 562V                                                                                                                                                  |      |      | 5    | μΑ   |
| High/Low              | Side [    | Drivers                                           |                                                                                                                                                                          |      | •    |      |      |
| I <sub>hvgso</sub>    | 15        | High Side Driver Source Current                   | $V_{HVG}-V_{OUT} = 0$                                                                                                                                                    | 170  | 250  |      | mA   |
| I <sub>hvgsi</sub>    | 15        | High Side Driver Sink Current                     | $V_{HVG}$ - $V_{BOOT} = 0$                                                                                                                                               | 300  | 450  |      | mA   |
| I <sub>hvgso</sub>    | 11        | Low Side Drive Source Current                     | VLVG-GND = 0                                                                                                                                                             | 170  | 250  |      | mA   |
| I <sub>Ivgsi</sub>    | 11        | Low Side Drive Source Current                     | $V_{LVG}-V_S = 0$                                                                                                                                                        | 300  | 450  |      | mA   |
| t <sub>rise</sub>     | 15,<br>11 | Low/High Side Output Rise Time                    | C <sub>load</sub> = 1nF                                                                                                                                                  |      | 80   | 120  | ns   |
| t <sub>fall</sub>     |           | Low/High Side Output Fall Time                    | C <sub>load</sub> = 1nF                                                                                                                                                  |      | 50   | 80   | ns   |
| Oscillato             | r         |                                                   |                                                                                                                                                                          |      | •    |      |      |
| Dc                    | 14        | Output Duty Cycle                                 |                                                                                                                                                                          | 48   | 50   | 52   | %    |
| f <sub>ing</sub>      | 14        | Minimum Output Oscillation<br>Frequency           | $C_F = 470 pF;$<br>$R_{ing} = 50 k\Omega$                                                                                                                                | 58.2 | 60   | 61.8 | kHz  |
| f <sub>pre</sub>      | 14        | Maximum Output Oscillation<br>Frequency           | $\label{eq:constraint} \begin{array}{ll} C_{\text{F}} = 470 \text{pF}; & 114 \\ R_{\text{ing}} = 50 \text{k} \Omega; \\ R_{\text{pre}} = 47 \text{k} \Omega \end{array}$ |      | 120  | 126  | kHz  |
| V <sub>ref</sub>      | 2,4       | Voltage to current converters threshold           |                                                                                                                                                                          | 1.9  | 2    | 2.1  | V    |
| I <sub>Vref</sub>     | 2,4       | Reference Current                                 |                                                                                                                                                                          | 0    |      | 120  | μA   |
| t <sub>d</sub>        | 14        | Dead Time between Low and<br>High Side Conduction |                                                                                                                                                                          | 0.8  | 1.25 | 1.7  | μs   |

**A7/** 

#### ELECTRICAL CHARACTERISTCS (continued)

 $(V_{S} = 12V; V_{BOOT}-V_{OUT} = 12V; T_{amb} = 25^{\circ}C)$ 

| Symbol             | Pin    | Parameter                               | Test Condition           | Min.  | Тур. | Max.  | Unit |
|--------------------|--------|-----------------------------------------|--------------------------|-------|------|-------|------|
| Timing Se          | ection |                                         |                          |       |      |       |      |
| k <sub>pre</sub>   | 1      | Pre Heat Timing constant                | C <sub>pre</sub> = 330nF | 1.15  | 1.5  | 1.85  | s/μF |
| k <sub>fs</sub>    |        | Frequency Shift Timing Constant         | C <sub>pre</sub> = 330nF | 0.115 | 0.15 | 0.185 | s/μF |
| V <sub>thpre</sub> |        | Pre Heat Timing Comparator<br>Threshold |                          | 3.3   | 3.5  | 3.7   | V    |
| Sense OF           | AMP    | •                                       | ·                        |       | •    |       |      |
| l <sub>ib</sub>    | 6,7    | Input Bias current                      |                          |       |      | 0.1   | μΑ   |
| Vio                |        | Input Offset Voltage                    |                          | -10   |      | 10    | mV   |
| R <sub>out</sub>   | 5      | Ouput Resistance                        |                          | 200   |      | 300   | Ω    |
| I <sub>out +</sub> |        | Sink Output Current                     | $V_{out} = 0.2V$         | 0.5   |      |       | mA   |
| I <sub>out -</sub> |        | Source Output Current                   | $V_{out} = 4.5V$         | 0.5   |      |       | mA   |
| Vic                | 6,7    | Common Mode Input Range                 |                          | -0.2  |      | 3     | V    |
| GBW                |        | Sense Op Amp Gain Band Width<br>Product |                          |       | 1    |       | MHz  |
| Gdc                |        | DC Open Loop Gain                       |                          |       | 80   |       | dB   |
| Comparat           | tors   |                                         | ·                        |       |      |       |      |
| V <sub>the</sub>   | 8,9    | Enabling Comparators Threshold          |                          | 0.56  | 0.6  | 0.64  | V    |
| V <sub>hy</sub> e  |        | Enabling Comparators Hysteresis         |                          | 20    |      | 100   | mV   |
| t <sub>pulse</sub> |        | Minimum Pulse lenght                    |                          |       | 200  |       | ns   |

#### High/Low Side Driving Section:

High and low side driving sections provide the proper drive to the external power MOSFET. A high sink/ source driving current (450/250 mA typical) ensures fast switching times when a size 4 external power MOSFET needs to be driven.

#### **Bootstrap Section:**

A patented integrated bootstrap section replaces an external bootstrap diode. This section together with a bootstrap capacitor provides the bootstrap voltage to drive the high side power MOSFET. This function is achieved using a high voltage DMOS driver which is driven synchronously with the low side external power MOSFET.

For a safe operation, current flow into the Vboot pin is inhibited, even though ZVS operation may not be ensured.

#### **Timing Section:**

To set the proper preheat time (tpre=kpre\*Cpre) for the bulb, a capacitor is connected to the Cpre pin which is charged with a fixed current. During tpre, the output is switching at fpre (see Oscillator Section). When the tpre expires, the Cpre capacitor is discharged and then recharged with a different current. This sets a second time interval tsh (0.1 times the selected preheat time tpre) during which frequency shifting from fpre to fing is performed to ensure lamp ignition.

#### **Oscillator Section:**

A voltage controlled oscillator, with the selected frequencies fpre and fing, drives the output half bridge. Independently selected, fpre is effective during tpre and fing is effective during normal lamp burning. When working open loop, fpre and fing are the highest and lowest allowed oscillation frequencies.

Closed loop control of the lamp current under normal operation can be achieved with the L6574. This is accomplished by automatic adjustment of the oscillator frequency. The OP AMP output is fed through a resistor diode network to the Ring pin. See AN 993.

#### **OP AMP Section:**

The integrated OP AMP offers low output impedance, wide bandwidth, high input impedance and wide common mode range. It can be readily used to implement closed loop control (see Oscillator Section) of the lamp current.

#### EN1, EN2 Comparators:

Two CMOS comparators, with thresholds set at 0.6 V (typical) are available to implement protection methods (such as overvoltage, lamp removal, etc.). Short pulses (>200nsec) at the comparator inputs are recognized.

The EN1 input (active high) forces the L6574 in the shut down state (e.g. LVG low, HVG low, oscillator stopped) in the event of an undervoltage condition. Normal operating condition is resumed after a power-off power-on sequence or when EN2 input is high.

The EN2 input (active high) also restarts a preheat sequence (see timing diagrams).

#### TIMING DIAGRAMS



Figure 1. f<sub>ING</sub> vs. R<sub>ING</sub>.











Figure 4.  $\Delta f$  vs. R<sub>PRE</sub>, with R<sub>ING</sub> = 100k $\Omega$ 



Figure 5. f<sub>ING</sub> vs. temperature.







#### L6574

| DIM.  |      | mm       |       |       | inch  |       |  |
|-------|------|----------|-------|-------|-------|-------|--|
| Dina. | MIN. | TYP.     | MAX.  | MIN.  | TYP.  | MAX.  |  |
| А     |      |          | 1.75  |       |       | 0.069 |  |
| a1    | 0.1  |          | 0.25  | 0.004 |       | 0.009 |  |
| a2    |      |          | 1.6   |       |       | 0.063 |  |
| b     | 0.35 |          | 0.46  | 0.014 |       | 0.018 |  |
| b1    | 0.19 |          | 0.25  | 0.007 |       | 0.010 |  |
| С     |      | 0.5      |       |       | 0.020 |       |  |
| c1    |      |          | 45° ( | typ.) |       |       |  |
| D (1) | 9.8  |          | 10    | 0.386 |       | 0.394 |  |
| Е     | 5.8  |          | 6.2   | 0.228 |       | 0.244 |  |
| е     |      | 1.27     |       |       | 0.050 |       |  |
| e3    |      | 8.89     |       |       | 0.350 |       |  |
| F (1) | 3.8  |          | 4     | 0.150 |       | 0.157 |  |
| G     | 4.6  |          | 5.3   | 0.181 |       | 0.209 |  |
| L     | 0.4  |          | 1.27  | 0.016 |       | 0.050 |  |
| М     |      |          | 0.62  |       |       | 0.024 |  |
| S     |      | 8°(max.) |       |       |       |       |  |



(1) D and F do not include mold flash or protrusions. Mold flash or potrusions shall not exceed 0.15mm (.006inch).



**57** 

| DIM. | mm   |       |      | inch  |       |       |
|------|------|-------|------|-------|-------|-------|
|      | MIN. | TYP.  | MAX. | MIN.  | TYP.  | MAX.  |
| a1   | 0.51 |       |      | 0.020 |       |       |
| В    | 0.77 |       | 1.65 | 0.030 |       | 0.065 |
| b    |      | 0.5   |      |       | 0.020 |       |
| b1   |      | 0.25  |      |       | 0.010 |       |
| D    |      |       | 20   |       |       | 0.787 |
| Е    |      | 8.5   |      |       | 0.335 |       |
| е    |      | 2.54  |      |       | 0.100 |       |
| e3   |      | 17.78 |      |       | 0.700 |       |
| F    |      |       | 7.1  |       |       | 0.280 |
| I    |      |       | 5.1  |       |       | 0.201 |
| L    |      | 3.3   |      |       | 0.130 |       |
| Z    |      |       | 1.27 |       |       | 0.050 |





57

Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

> The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners

> > © 2003 STMicroelectronics - All rights reserved

#### STMicroelectronics GROUP OF COMPANIES

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States

www.st.com

